

### ADVANCED IC REVERSE ENGINEERING TECHNIQUES: IN DEPTH ANALYSIS OF A MODERN SMART CARD

Olivier THOMAS <u><olivier@texplained.com></u> Blackhat USA 2015





# About Texplained

### Texplained [Technology Explained]

refers to the skill of making sense out of any IC in a black box situation **Invasive** attacks

Invasive attacks are left out of evaluation and certification mainly

because of the extensive resources needed

### Whereas Invasive attacks are a major threat as:

- Piracy and counterfeiting have merged
- Hackers groups are getting professional

Texplained focuses on performing invasive analysis using the technologies developed in house to perform complicated analysis in a short amount of time



Expertise in Texplained comes from 10 years of active R&D experience for an independent security research laboratory focused on demanding pay-tv security











### Conclusion













Secure Microcontrollers

- This talk will focus on secure microcontrollers.
- A secure microcontroller is an Integrated Circuit (IC) with an integrated CPU, program memory and storage for sensitive data.
- Secure microcontrollers are available in different form-factors:
  - Smartcards, biometric passports and ID cards
  - SMD packages for TPMs, uSD, UMMC
- Members of a particular product family will share device characteristics.

Texplained



Evaluation

- When it comes to invasive attacks, one can argue that the attack is time and ressource consuming.
- BUT equipment can be rented and / or service labs can provide support
- There is no clearly defined process to study one IC in a reasonable time
- Invasive Attacks are under evaluated





Pay Tv

• Pay Tv has been the first market to suffer from heavy piracy

### **Broadcaster**









### Pay Tv



### The problem

A clone of a PayTV subscriber card will have the same level of access as the genuine subscriber card. Pirates can buy a single subscription with access to all the paid content and then produce copies of this card.







### Pirate Card ca. 1995



## Evolution

### Pay Tv actors always pushed to get the best security possible at a time

### ~1995

No shield No scrambling Unencrypted

Passive shield Bus scrambling Encrypted



### ~2000

### ~2005

Internal Oscillator Active shield Bus scrambling Encrypted Attack Sensors Hardware redundancy Custom hardware function



# Threat globalisation

- Piracy is not the only threat anymore
- Supply chain security is of concern for fabless manufacturers (backdoors)
- IP theft could be a critical issue
- Counterfeiting has become a bigger market
- Mass selling products are the new targets
  - Consumables (Ink cartridges for printers, ...)
  - Accessories (game console controllers, ...)
- Internet Of Things will create a global security need



















- Research Project about new analysis methods work in progress
- Time and ressource limited project (one person one month).
- The Target : State Of The Art Secure Smart Card
  - shield (mesh)
  - memory encryption
  - internal oscillator...
- Analysis methods
  - professional deprocessing

  - Labless analysis through custom tools

Texplained

high resolution imagery (Scanning Electron Microscope)



## Process Choices









# DeProcessing

**Card Material** 

- Chip is Aluminium based
- This means :
  - Lines are made of Aluminium
  - Vias are made of Tungsten
- Therefore, it is possible to :
  - remove lines
  - keep the vias



### Mixed deprocessing







- Optical pictures are not usable
- SEM brings high resolution





**Optical Picture** 



### **SEM** imagery



SEM Picture







Secure IC

- 5 layers have been imaged (4 interconnect layers + active layer
- 1500 pictures per layer





Poly



Metal 1

### **SEM** imagery









Metal 2

Metal 3







### Secure IC

- SEM pictures are distorted
- Issue for correlating and stitching large scans
- Issue for aligning layers
- Tracing signal inside the core is mandatory for secure ICs
- Thousands of gates to reverse and link together









# Analysis

### CHIP PICTURES



AUTOMATED REVERSE ENGINEERING SOFTWARE



## - FEATURE EXTRACTION - ANALYSIS

- cells
- together
- together
- $\bullet$

• Extract lines, vias and standard

• Correlate images and features

• Stitch images and features

align layers together



## Feature Extraction



Source Picture







**Extracted Lines and Vias** 



## Feature Extraction















**Extracted Standard Cells** 















## Results

- 2 blocs of RAM
- ROM
- Flash
- Analog blocs
- Core





### Backside Picture



## Results

- Core will be analyzed
- Lines and Vias are extracted





### Extracted Interconnect



## Results

 Standard Cell Library is reconstructed



NAND Gate





### Extracted Standard Cells



- Flash is easy to spot :
  - Charge pump used to erase it relies on big capacitors
  - Charge pump can be disabled to prevent a flash erase in case of security interrupt.





Flash Memory



- Flash output buffers are directly visible from the backside
- Output lines get separated in 2 groups that travel along the flash to the core.



Flash Output Buffer





Flash Memory



- Only one of the flash output could be traced to the core.
- Position of the other output is approximative.





Flash output going inside the core





• Tracing the known flash output leads to 2 multiplexers.







Flash output going inside the core





• Tracing the selection signal of the multiplexer shows that the bus must be multiplexed.







- Tracing back from the multiplexers confirms the position of the other flash outputs.
- It also shows that bytes can be handled in different orders (endianness...)









- Next step is finding the Instruction Register
- 2 data paths.







ARES net tracing visualization.



- First group of Flip-Flops found.
- It could be the Instruction Register
- Following bloc would be the Instruction Decoder then.
- Group bits inside the presumed Instruction Decoder
- Compare with the instruction set
- Match between the 2 : IR found





Flash bus schematic



## Attack Strategy For Reading The Flash

- Instruction register is made of Flip-Flops that have 2 interesting signals:
  - clk / read signal that can be used to synchronize data as some clk cycles may be suppressed by embedded counter-measures
  - Enable signal that disconnect the input from the Flip-Flop.
- Redundancy can be obtained by probing 2 data lines at a time (one needle will stay on its line for all the acquisition).
- 4 needles Linear Code Extraction





# Comparison with old ICs

- Linear Code Extraction is still a valid attack scenario.
- Old chips had no protection against it.
- The target hides its bus logic inside a dense core
- This obfuscation does not help when the attacker can fully reverse the core.





## **Attack Strategy For Reading The Flash**

- Performing the attack can be tricky depending on :
  - shield technology
  - Position of the interesting nets inside the chip (frontside or backside edit)
  - Planarization
- Having all features extracted, a gds2 file has been created. It can be loaded in the FIB for assisted navigation.











Core GDS2 for FIB NAVIGATION

GDS2 active layer example



# Reading The ROM

- Getting the « raw » bits is feasible.
- Is the ROM encrypted?





Bits before wet chemical dopant etch





Bits revealed by etching



# Reading The ROM

- ROM data bus goes to an encryption bloc
- Having Muxes and Flip-Flops on the same path may indicate that decryption operation can take several clk cycles.
- This path has not been completely reversed
- ROM can be read after studying the encryption without any Focused Ion Beam edit.

Texplained



ROM Data Path



# 2 Blocs of RAM

- Both RAM are encrypted
- RAM and ROM are on the same clk domain
- Shared RAM with the crypto accelerator?







### RAMs Data Path











### Conclusion



- The first Linear Code Extractions did not require expensive equipments such as FIB and SEM.
- The main memory was not scrambled neither encrypted.
- Buffers were easily accessible.
- Extracting such a chip would require very little effort nowadays.





**Unprotected Bus** 





hidden inside the core.

### Scrambling

- 8 bits processor
- 32 bits FLASH output going to the core





### • To avoid easy access to the logic, multiplexers and buffers have been

Manual Tracing



### Step by step

- Lines have to be traced inside the core
- The core contains a multiplexer for the 32-bit lines
- Identify the 8 output bits of the multiplexers







Manual Tracing inside the core



### Step by step







### Step by step

- Multiplexers were hidden
- Data was not encrypted
- Finding the correct spot took some time : ~ 2 months.



С





- New methodology is already successful
- Time of this particular study is short
  - Deprocessing and imagery can be performed in less than 2 weeks.
  - Interconnects are extracted and the result checked in another 2 weeks.
  - The tools used for that study were in a mode used when picture quality is low or when feature extraction has not been verified.
  - Standard Cell Library has been extracted while tracing signals, leading to 22.000 extracted instances inside the core.
  - Tracing RAM, ROM and Flash to the Instruction Register and verifying its location with an overview of the Instruction decoder took 1,5 week.

**Texplained** 

Flash Outputs MUX MUX FF MUX Instruction Registers

Flash bus schematic



## Conclusion

- The target IC has the characteristics of a secure chip.
  - Shield
  - Internal Oscillator
  - Memory encryption
  - Obfuscation of the different parts inside a single core
- memory
- ROM could be read by a deep Hardware Reverse Engineering



Linear Code Extraction would be the best method to read the main



## Conclusion

- Time necessary to perform the study was 2 weeks of feature and how to perform a Linear Code Extraction.

- Hardware custom implementation are questionable.



extraction related work and an extra week and a half to find where

• This methods speeds up the regular process by a significant factor. • It also opens doors for semi-invasive attacks where the position of important standard cells could be used to narrow down one study.





### Olivier Thomas <sup>†</sup> Clarisse Ginet

**Chief Executive Officer** +33 6 64 80 06 87 olivier@texplained.com

www.texplained.com



### CONTACT

Head of Business Development

- +33 6 35 54 12 04
- clarisse@texplained.com

